論文

査読有り
2015年8月1日

Hardware architecture of the fast mode decision algorithm for H.265/HEVC

IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences
  • Wenjun Zhao
  • ,
  • Takao Onoye
  • ,
  • Tian Song

E98A
8
開始ページ
1787
終了ページ
1795
記述言語
英語
掲載種別
研究論文(学術雑誌)
DOI
10.1587/transfun.E98.A.1787
出版者・発行元
Maruzen Co., Ltd.

In this paper, a specified hardware architecture of the Fast Mode Decision (FMD) algorithms presented by our previous work is proposed. This architecture is designed as an embedded mode dispatch module. On the basis of this module, some unnecessary modes can be skipped or the mode decision process can be terminated in advanced. In order to maintain a higher compatibility, the FMD algorithms are unitedly designed as an unique module that can be easily embedded into a common video codec for H.265/HEVC. The input and output interfaces between the proposed module and other parts of the codec are designed based on simple but effective protocol. Hardware synthesis results on FPGA demonstrate that the proposed architecture achieves a maximum frequency of about 193 MHz with less than 1% of the total resources consumed. Moreover, the proposed module can improve the overall throughput.

リンク情報
DOI
https://doi.org/10.1587/transfun.E98.A.1787
CiNii Articles
http://ci.nii.ac.jp/naid/130005089906
URL
http://ci.nii.ac.jp/naid/130005089906/
ID情報
  • DOI : 10.1587/transfun.E98.A.1787
  • ISSN : 1745-1337
  • ISSN : 0916-8508
  • CiNii Articles ID : 130005089906
  • SCOPUS ID : 84938920529

エクスポート
BibTeX RIS